

# CS 110 Computer Architecture Digital Circuits and Systems

**Instructors:** 

Siting Liu & Chundong Wang

Course website: https://toast-

lab.sist.shanghaitech.edu.cn/courses/CS110@ShanghaiTech/Spring-2024/index.html

School of Information Science and Technology (SIST)

**ShanghaiTech University** 

#### Administratives

- Lab 5 will be available, please prepare in advance!
- HW 3 will be available soon, ddl April 9th, start early!
- Proj1.1 ddl approaching, April 8th
- Proj1.2 will be released next week
- Future discussion (teaching center 301) schedule:
  - This Friday (Mar. 29th) on CALL/RISC-V, useful for Proj1.1, covered by TA Chen Suting.
  - Next Monday (April 1st) on CALL and digital circuit basics covered by TA Chen Suting and Yang Chao.
  - Next Friday (April 5th) no discussion (QingMing holiday).
  - April 7th (班) discussion on digital circuit basics by TA Yang Chao.
  - April 8th (tentative mid-term I in that week), mid-term review by Yang Chao.
  - After that, the same content for Friday and the next Monday.

#### Outline

- Digital system
- Combinational logics
- State elements
  - Flip-flops & registers
  - Finite state machine (FSM)
  - Timing constraints

## Warm-up

What does the following logic circuit do? (Select all that apply)



- A. Output 1 if a=b=1
- B. Output 1 if b=c=1
- C. Output 1 if a=c=1
- D. Output 1 if a=b=c=1
- E. Output 1 if at least two of a,b,c is 1
- F. Output the "majority" bit of a, b, c
- G. None of the above

## Synchronous Digital System (SDS)

- A system that processes digital signals (0s and 1s)
- Synchronous digital systems consist of two basic types of circuits.
  - Combinational logic circuits
    - The outputs sorely depend on the input
    - No way to store information
  - State Elements (this lecture)
    - Circuits that store information
    - E.g., registers and memory
    - Finite state machine
    - Timing constraints

- Our Goal: Implement a RISC-V processor as a synchronous digital system.
- This SDS should have the capabilities to execute RISC-V instructions.

## Registers

- A digital element that can store and hold state
- State change governed by a special signal called "clock" (or trigger)
- Sample input on trigger (can be the positive or negative edge of the default clock) in this
- At all other times, ignore the input course
- Output follows the value stored
- Timing diagram describes its behavior



## Inside a Register

- A register can be implemented by multiple D flip-flops (DFFs)
- Each DFF can store 1 bit (behavior the same as a register)
- Timing diagram



The DFFs share one clock signal to synchronize
 n-bit register (a possible implementation)





A possible transistor-level implementation of a DFF (optional)

#### Combine Combinational Circuits and DFFs

- Synchronous digital circuit can have feedback, e.g., iterative accumulator
  - e.g. PC = PC + 4 without considering branch or jump



Timing diagram



#### Combine Combinational Circuits and DFFs

 Synchronous digital circuit that can have multiple stages of DFFs or registers, and all the registers share one clock



## General form of synchronous circuits

 State element can work together with combinational logic (can have feedbacks)



 We can cascade multiple stages of the above synchronous circuit (can have feedbacks across stages)



- Finite state machine (FSM): a mathematical model of computation
- It is an abstract machine that can be in exactly one of a finite number of states at any given time.
- The FSM can change from one state to another in response to some inputs; the change from one state to another is called a transition.
- An FSM is defined by a list of its states, its initial state (entrance), the inputs that trigger each transition, and optional outputs





Locked





- Finite state machine (FSM): a mathematical model of computation
- It is an abstract machine that can be in exactly one of a finite number of states at any given time.
- The FSM can change from one state to another in response to some inputs; the change from one state to another is called a transition.
- An FSM is defined by a list of its states, its initial state (entrance), the inputs that trigger each transition, and optional outputs





A turnstile

- Finite state machine (FSM): a mathematical model of computation
- It is an abstract machine that can be in exactly one of a finite number of states at any given time.
- The FSM can change from one state to another in response to some inputs; the change from one state to another is called a transition.
- An FSM is defined by a list of its states, its initial state (entrance), the inputs that trigger each transition, and optional outputs







Inputs and transitions

- Finite state machine (FSM): a mathematical model of computation
- It is an abstract machine that can be in exactly one of a finite number of states at any given time.
- The FSM can change from one state to another in response to some inputs; the change from one state to another is called a transition.
- An FSM is defined by a list of its states, its initial state (entrance), the inputs that trigger each transition, and optional outputs





A turnstile

- Define: State "Locked/hold the bar" as '0', "Unlock/release the bar" as '1'; use register/DFF to store the state
- Define: "valid payment" as input '1', "invalid payment" as input '0'
- Build a synchronous circuit that implements automatic control of the turnstile



Valid payment payment

Locked/0
Unlock/1
Invalid Invalid payment
payment

A turnstile

- Define: State "Locked/hold the bar" as '0', "Unlock/release the bar" as '1'; use register/DFF to store the state
- Define: "valid payment" as input '1', "invalid payment" as input '0'
- Build a synchronous circuit that implements automatic control of the turnstile
- Truth table of this synchronous circuit

| input | <b>Q</b> <sub>k-1</sub> | Q <sub>k</sub> | output |
|-------|-------------------------|----------------|--------|
| 0     | 0                       | 0              | 0      |
| 0     | 1                       | 0              | 0      |
| 1     | 1                       | 1              | 1      |
| 1     | 0                       | 1              | 1      |



 $\mathbf{Q}_{k-1}$ : state at the (k-1)th clock cycle

**Q**<sub>k</sub>: state at the (k)th clock cycle

- Define: State "Locked/hold the bar" as '0', "Unlock/release the bar" as '1'; use register/DFF to store the state
- Define: "valid payment" as input '1', "invalid payment" as input '0'
- Build a synchronous circuit that implements automatic control of the turnstile
- Truth table of this synchronous circuit

| input | $Q_{k-1}$ | Q <sub>k</sub> | output |
|-------|-----------|----------------|--------|
| 0     | 0         | 0              | 0      |
| 0     | 1         | 0              | 0      |
| 1     | 1         | 1              | 1      |
| 1     | 0         | 1              | 1      |

Template of a synchronous circuit that implements the FSM



 $\mathbf{Q}_{k-1}$ : state at the (k-1)th clock cycle

Q<sub>k</sub>: state at the (k)th clock cycle

Timing diagram (general case)



| input | $Q_{k-1}$ | Q <sub>k</sub> | output |
|-------|-----------|----------------|--------|
| 0     | 0         | 0              | 0      |
| 0     | 1         | 0              | 0      |
| 1     | 1         | 1              | 1      |
| 1     | 0         | 1              | 1      |

Template of a synchronous circuit that implements the FSM



Build the circuits

| input | <b>Q</b> <sub>k-1</sub> | Q <sub>k</sub> | output |
|-------|-------------------------|----------------|--------|
| 0     | 0                       | 0              | 0      |
| 0     | 1                       | 0              | 0      |
| 1     | 1                       | 1              | 1      |
| 1     | 0                       | 1              | 1      |

State transition logic  $Q_k=f(input,Q_{k-1})$ 

Template of a synchronous circuit that implements the FSM



Build the circuits

| input | $Q_{k-1}$ | Q <sub>k</sub> | output |
|-------|-----------|----------------|--------|
| 0     | 0         | 0              | 0      |
| 0     | 1         | 0              | 0      |
| 1     | 1         | 1              | 1      |
| 1     | 0         | 1              | 1      |

Output logic  $Output=g(Q_k)$ 



Template of a synchronous circuit that implements the FSM



Build the circuits

| input | <b>Q</b> <sub>k-1</sub> | Q <sub>k</sub> | output |
|-------|-------------------------|----------------|--------|
| 0     | 0                       | 0              | 0      |
| 0     | 1                       | 0              | 0      |
| 1     | 1                       | 1              | 1      |
| 1     | 0                       | 1              | 1      |





#### Moore machine vs. Mealy machine

Moore machine



#### Moore machine vs. Mealy machine

Mealy machine



## Summary for building synchronous circuits

- Step 1: Draw finite state machine of the desired function (we ignore) the initialization)
- Step 2: Define/assign binary numbers to represent the states, the inputs and the outputs
- Step 3: Write down the truth table (enumerate input/previous state) (and current state) and their corresponding current state (and output))
- Step 4: Use template and decide the combinational block for state transition and output logic
- Otherwise, we can also use simple synchronous circuit blocks to build larger synchronous circuit like for the multi-bit adder

## C Program as an FSM

```
#include <stdio.h>
int main() {//compute 1234 + 4321
  int x = 1234, y = 4321;
                                                       {?,?,?}
  int z = x+y;
                                         main()
  printf("z=%d/n",z);
                                                       {?,?,?}
  return 0;
                                                       (start)
                                                    \{x,y,?\}
                               \{x,y,z\}
                          {1234,4321,55
                                                   {1234,4
                                                    321,?
                                55}
                                               (output)
              Exit
                                Print z
```

## ISA as an FSM



- States: all registers & memory
- Transition: register/memory value change
- Entrance: power on/reset
- Input: instructions, can change registers/memory value

# Timing in synchronous circuits

Can the frequency of the clock be infinity?



# Timing in synchronous circuits

DFF also has delay: t<sub>clk-to-0</sub>



DFFs require a time window to correctly capture a signal, i.e., the signal should be stable during this time window





Typical digital system: a mix of combinational circuits & registers





Typical digital system: a mix of combinational circuits & registers



# Estimating the max frequency

Max frequency = 1/min clock period

t<sub>clk-to-Q</sub> + t<sub>comb</sub> ≤ min clock period - setup time



## Clarifications

- A synchronous circuit may contain multiple stages of combinationalblock-and-register, while the slowest path decide the max frequency.
- The corresponding path is also called critical path.



We simplify the model, so that hold time is not considered. There
would also be hold time violation due to some signals changing too
fast, but it is not related to the calculation of max frequency of a
circuit.

## Question (Your turn)



Given
Clock->Q 1ns
Setup 1ns
Hold 1ns
AND delay 1ns

**Timing constraints** 

#### What is maximum clock frequency?

• A: 5 GHz

• B: 500 MHz

C: 200 MHz

D: 250 MHz

• E: 1/6 GHz